## Introduction to Electrical Engineering

Course Code: EE 103

Department: Electrical Engineering

Instructor Name: B. G. Fernandes

E-mail id: bgf@ee.iitb.ac.in

## **Digital Electronics**

- Two ways of representing the numerical values of any quantity
- Analog → most of the physical quantities
   → vary over a continuous range of values
- **Digital** → Discrete → digital clock
  - → reliability is more
  - → easier to design
- Output is 0 or 1

'S' closed 
$$V_{in} \approx V_o$$
 | We need only the ``range'' and 'S' open  $V_o = 0$  | not the ``exact'' value of V or I

| Number<br>System | Base | Characters   |
|------------------|------|--------------|
| Binary           | 2    | 0 and 1      |
| Octal            | 8    | 0 – 7        |
| Decimal          | 10   | 0 – 9        |
| Hexadecimal      | 16   | 0 – 9, A – F |





#### Boolean Algebra and Identities

AND, OR and NOT are the basic functions

| OR                | AND          | NOT                 |
|-------------------|--------------|---------------------|
| A + 0 = A         | A0 = 0       | $A + \bar{A} = 1$   |
| A + 1 = 1         | A1 = A       | $A\bar{A}=0$        |
| A + A = A         | AA = A       | $\bar{\bar{A}} = A$ |
| $A + \bar{A} = 1$ | $A\bar{A}=0$ |                     |

| Binary addition |   |   |   |  |  |  |
|-----------------|---|---|---|--|--|--|
| a b sum carry   |   |   |   |  |  |  |
| 0               | 0 | 0 | 0 |  |  |  |
| 0               | 1 | 1 | 0 |  |  |  |
| 1               | 0 | 1 | 0 |  |  |  |
| 1               | 1 | 0 | 1 |  |  |  |

- ➤ Realization of Logic Function using Logic Gates
  - AB + AC can be realized using 2 AND & 1 OR gate → 3 gates
  - Alternatively, AB + AC  $\rightarrow$  A(B + C)  $\rightarrow$  1 OR and 1 AND gate  $\rightarrow$  2 gates
  - Reduce following logic expression using Boolean Algebra

$$(A + \bar{B} + \bar{C})(A + \bar{B} + C) = A [1 + \bar{B} + C + \bar{B} + \bar{C}] + \bar{B}[1 + C + \bar{C}]$$
$$= A + \bar{B}$$

Many a times, it is not convenient to use Boolean Algebra

Treat OR as Union of sets and AND as Intersection of sets.

0 as empty set and 1 as universal set.

#### Karnaugh Map (K – Map )

- Means of showing a relationship between logic input and desired output
- Squares are labelled so that horizontally adjacent squares differ only in one variable. Similarly, vertically adjacent squares differ only in one variable.

| A | В | Output |
|---|---|--------|
| 0 | 0 | 1      |
| 0 | 1 | 1      |
| 1 | 0 | 0      |
| 1 | 1 | 0      |



$$ar{A}ar{B} + ar{A}B$$
  
=  $ar{A}(ar{B} + B)$   
=  $ar{A}$ 

• Different from K-map: as B changes and  $\bar{A}$  does not change  $\rightarrow$  Drop the variable which has changed

|   |   | $ar{A}ar{B}$ | $ar{A}B$ | AB | $A\bar{B}$ |   |               |             |     |
|---|---|--------------|----------|----|------------|---|---------------|-------------|-----|
| • | Ē | 1            | 0        | 0  | 1          |   | $X = \bar{B}$ | $\bar{C}$ + | ĀBC |
| • | С | 0            | 1        | 0  | 0          | • |               |             |     |

|                            | $\overline{C}\overline{D}$ | 7 | <b>ZD</b> | CD | $C\overline{D}$ |
|----------------------------|----------------------------|---|-----------|----|-----------------|
| $\overline{A}\overline{B}$ |                            |   |           | 1  | 1               |
| $\overline{A}B$            |                            |   | 1         | 1  |                 |
| AB                         |                            |   | 1         | 1  |                 |
| $A\overline{B}$            | 1                          |   |           |    | 1               |

|                            | $\overline{C}\overline{D}$ | <b>C</b> D | CD | CD |         |
|----------------------------|----------------------------|------------|----|----|---------|
| $\overline{A}\overline{B}$ |                            |            |    |    | Instead |
| $\overline{A}B$            |                            | 1          | 1  |    |         |
| AB                         | 1                          | 1          | 1  |    | ,       |
| $A\overline{B}$            |                            |            | 1  |    |         |

$$X = \bar{A}\bar{B}C + BD + A\bar{B}\bar{D}$$

$$X = AB\bar{C} + \bar{A}BD + ACD$$

$$X = BD + AB\bar{C} + ACD$$

Suppose in 3<sup>rd</sup> row all are 1s  $\rightarrow X = AB$ 2<sup>nd</sup> row and 3<sup>rd</sup> row are all 1s  $\rightarrow X = B$ 

Suppose 2<sup>nd</sup> and 3<sup>rd</sup> rows are all 1s and 1<sup>st</sup> row 2<sup>nd</sup> column is also  $1 \rightarrow X = B + \bar{A}\bar{B}\bar{C}D$ 

Instead loop the isolated 1 with 2<sup>nd</sup> row 2<sup>nd</sup> column  $\rightarrow X = B + \bar{A}\bar{C}D$ 

Always choose the notation in which least number of variables are used.

#### **Minterms**

Variable (A) = 1 and Complement of variable (A bar) = 0 Minterms are a way to easily represent Boolean (0 or 1) functions using Decimal notation.

- It is convenient to express a Boolean function in its sum-of-minterms
- $F = \bar{A} \, \bar{B} \, C + A \bar{B} \, \bar{C} + A \bar{B} \, C + A B \, \bar{C} + A B \, C$
- It is sometimes convenient to express the function in the following brief notation:

$$F(A, B, C) = \sum (1, 4, 5, 6, 7)$$

where the numerals correspond to the minterms (with '1' for true and '0' for complement)

•  $\sum$  stands for OR-ing of the terms

#### **Truth Table**

| A | В | С | Decimal    | F |
|---|---|---|------------|---|
|   |   |   | equivalent |   |
| 0 | 0 | 0 | 0          | 0 |
| 0 | 0 | 1 | 1          | 1 |
| 0 | 1 | 0 | 2          | 0 |
| 0 | 1 | 1 | 3          | 0 |
| 1 | 0 | 0 | 4          | 1 |
| 1 | 0 | 1 | 5          | 1 |
| 1 | 1 | 0 | 6          | 1 |
| 1 | 1 | 1 | 7          | 1 |

## Boolean Function Notation/Representations

#### Consider the function:

$$F(A, B, C) = \sum (1, 4, 5, 6, 7)$$

| A | В | С | Decimal equivalent | F |
|---|---|---|--------------------|---|
| 0 | 0 | 0 | 0                  | 0 |
| 0 | 0 | 1 | 1                  | 1 |
| 0 | 1 | 0 | 2                  | 0 |
| 0 | 1 | 1 | 3                  | 0 |
| 1 | 0 | 0 | 4                  | 1 |
| 1 | 0 | 1 | 5                  | 1 |
| 1 | 1 | 0 | 6                  | 1 |
| 1 | 1 | 1 | 7                  | 1 |

| F              | $ar{B}ar{C}$ | $ar{B}$ $C$  | BC           | $Bar{C}$     |
|----------------|--------------|--------------|--------------|--------------|
| $ar{A}$        | (000) O      | (001) 1<br>1 | (011) 3<br>O | (010) 2<br>O |
| $\overline{A}$ | (100) 4<br>1 | (101) 5<br>1 | (111) 7<br>1 | (110) 6<br>1 |

$$\mathbf{F} = A + \bar{B}C$$

## K-map Minimization

$$F(A, B, C, D) = \sum (1, 3, 4, 11, 12, 13, 14, 15)$$

Always type the variables in a K map in such a way that only one variable changes in the next line.

| AB CD          | 00 | 01 | 11 | 10 |
|----------------|----|----|----|----|
| 00             | 0  | 1  | 1  | 0  |
| <b>→</b> 01    | 1  | 0  | 0  | 0  |
| <b>&gt;</b> 11 | 1  | 1  | 1  | 1  |
| 10             | 0  | 0  | 1  | 0  |



And not 10

#### Steps to be followed

- Construct the K map and place 1s in that square corresponding to the 1s in truth table. Place 0s in other squares.
- Loop those 1s which are not adjacent to any other 1s. These are isolated 1s. Next, look for those 1s which are adjacent to only one other 1. Loop any pair containing such a 1.
- Loop any octet even if some of 1s have already been looped.
- Loop any quad that contain one or more 1s which have not yet been looped.
- Loop any pairs necessary to include any 1s that have not yet been looped. Make sure to use the minimum number of loops.
- Form the OR sum of all terms.



### Half Adder

Computers perform addition operation on 2 binary numbers at a time, each binary number can have several binary digits.

Least Significant Bits - least weightage (rightmost ones)

- Process starts by adding LSBs.
- Adds 2 bits (A & B), generate 'sum' and carry.
- Half adder

| Α | В | S | С |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 |

$$S = A\overline{B} + \overline{A}B$$

$$C = AB$$

Sum 
$$S = |A-B|$$



• While adding the next bit, carry generated  $(C_i)$  in the previous stage has to be added.

## Full Adder

 $Sum = A + B + C_i$ 

| A | В | C <sub>i</sub> | Sum | C <sub>o</sub> |                                                                         |
|---|---|----------------|-----|----------------|-------------------------------------------------------------------------|
| 0 | 0 | 0              | 0   | 0              |                                                                         |
| 0 | 0 | 1              | 1   | 0              | Ci = Previous Carry                                                     |
| 0 | 1 | 0              | 1   | 0              | Sum S =   A - B - Ci                                                    |
| 0 | 1 | 1              | 0   | 1              | For Carry to be 1, at least two of (A, B, previous carry) have to be 1. |
| 1 | 0 | 0              | 1   | 0              |                                                                         |
| 1 | 0 | 1              | 0   | 1              |                                                                         |
| 1 | 1 | 0              | 0   | 1              |                                                                         |
| 1 | 1 | 1              | 1   | 1              |                                                                         |

|                  | $ar{A}ar{B}$ | $ar{A}B$   | AB         | $Aar{B}$   |
|------------------|--------------|------------|------------|------------|
| $\overline{C_i}$ | 0<br>(000)   | 1 (001)    | 0<br>(011) | 1 (010)    |
| $C_i$            | 1<br>(100)   | 0<br>(101) | 1<br>(111) | 0<br>(110) |

$$Sum = \bar{A}B\bar{C}_i + A\bar{B}\bar{C}_i + ABC_i + \bar{A}\bar{B}C_i$$

$$= \bar{C}_i(\bar{A}B + A\bar{B}) + C_i(AB + \bar{A}\bar{B})$$

$$= \bar{C}_iZ + C_i\bar{Z}$$

Where, Z = o/p of half adder with A & B as inputs.

Sum  $\rightarrow$  o/p of another half adder with  $C_i \& Z$  as inputs.

 $C_i \rightarrow Carry of previous stage$ = AB

$$C_o = C_i Z + AB$$

New carry = AB + (old carry)(old sum)



$$C_o = AB + C_iB + C_iA$$

Instead

$$C_o = AB + C_i (\bar{A}B + A\bar{B})$$



## Don't care condition

Some logic circuits can be designed so that there are certain input conditions for which there are no specified output levels.

- Because their input conditions will never occur
- Certain combinations of input, where we 'don't care' whether the o/p is high or low
- Example: Logic circuit that control an elevator door of a 3 story building
- 4 Inputs
  - $M \Rightarrow 0$  when stopped  $\Rightarrow 1$  when moving
  - $F_1$ ,  $F_2$ ,  $F_3 \Rightarrow$  Generally low
    - ⇒ Go high only when the elevator is positioned at a level of that particular floor.
  - ∴ only one of them can be high

| М | $F_1$ | $F_2$ | $F_3$ | Door<br>(open) |  |
|---|-------|-------|-------|----------------|--|
| 0 | 0     | 0     | 0     | 0              |  |
| 0 | 0     | 0     | 1     | 1              |  |
| 0 | 0     | 1     | 0     | 1              |  |
| 0 | 0     | 1     | 1     | X              |  |
| 0 | 1     | 0     | 0     | 1              |  |
| 0 | 1     | 0     | 1     | X              |  |
| 0 | 1     | 1     | 0     | Х              |  |
| 0 | 1     | 1     | 1     | Х              |  |
| 1 | 0     | 0     | 0     | 0              |  |
| 1 | 0     | 0     | 1     | 0              |  |
| 1 | 0     | 1     | 0     | 0              |  |
| 1 | 0     | 1     | 1     | Х              |  |
| 1 | 1     | 0     | 0     | 0              |  |
| 1 | 1     | 0     | 1     | X              |  |
| 1 | 1     | 1     | 0     | X              |  |
| 1 | 1     | 1     | 1     | Х              |  |

| $F_2F_3$ $MF_1$ | 00 | 01 | 11 | 10 |
|-----------------|----|----|----|----|
| 00              | 0  | 1  | X  | 1  |
| 01              | 1  | X  | X  | X  |
| 11              | 0  | X  | Х  | Х  |
| 10              | 0  | 0  | Х  | 0  |

What's best for minimizing the output expression?

| $F_2F_3$ $MF_1$ | 00 | 01 | 11 | 10 |
|-----------------|----|----|----|----|
| 00              | 0  | 1  | 1  | 1  |
| 01              | 1  | 1  | 1  | 1  |
| 11              | 0  | 0  | 0  | 0  |
| 10              | 0  | 0  | 0  | 0  |

Open=
$$\overline{M}F_1 + \overline{M}F_3 + \overline{M}F_2 = \overline{M}(F_1 + F_2 + F_3)$$

## Don't care Example:

#### **EXAMPLE 3.8**

Simplify the Boolean function

By taking suitable values for X, make the simplest expressions.

 $F(w, x, y, z) = \Sigma(1, 3, 7, 11, 15)$ 

which has the don't-care conditions

$$d(w, x, y, z) = \Sigma(0, 2, 5)$$

Learn the decimal notation for boxes.



Advantage of using Don't cares:

simpler expressions

Source: Morris Mano & M.

Ciletti: Digital Design, 5 Ed.,

Pearson

FIGURE 3.15
Example with don't-care conditions

## Multiplexer (MUX)

- Logic circuit accepts several data inputs. But allows only one of them at a time to get through the o/p.
- Routing of the desired input to the o/p is done by 'select' inputs or 'address' inputs.





## Multiplexer: Four-to-one-line multiplexer



| $S_1$ | $S_0$ | Y     |
|-------|-------|-------|
| 0     | 0     | $I_0$ |
| 0     | 1     | $I_1$ |
| 1     | 0     | $I_2$ |
| 1     | 1     | $I_3$ |

Function table



#### 8-1 Multiplexer





#### 8-1 Multiplexer vs Discrete Gates for Logic Realization: Footprint comparison



NOT Gate: IC 7404



3 input NAND Gate: IC 7410



# Implementation of Boolean expressions using Multiplexers (MUX)

In a practical circuit, the <u>number of ICs</u> should be minimized; K-map solution requires a combination of gates, with differing number of inputs - which in most cases will not result in the minimum number of ICs.

#### **Another Solution:**

- A 4-to-1 MUX can directly implement the Truth Table of a TWO variable function using its TWO selection inputs and Input lines.
- Similarly, an 8-to-1 MUX can directly implement the Truth Table of a <u>THREE variable</u> function using its <u>THREE selection inputs</u>;
- A 16-to-1 MUX can implement the Truth table of a FOUR variable function using its FOUR selection inputs.
- It is more efficient to implement a Boolean function of *n* variables using a <u>MUX that has</u> (*n*-1) selection inputs.

